# CDA 4213 001/CIS 6930 012 Fall 2019 CMOS VLSI Design

# Lab 3 Report

Canvas Submission
Due: 11:59 PM, Sunday, 29th Sept. 2019

You need to submit only report for your team.

Note: Upload PDF version of this report. Only PDF format is accepted.

| Today's Date:                              | 9/26/19                                                                                                                  |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Your Team and U Numbers:                   | Trent Callahan U14228486<br>Denislav Tsonev U64519666<br>Boyang Wu U95035892                                             |
| Your U Number:                             | U14228486                                                                                                                |
| No. of Hours Spent:                        | 15                                                                                                                       |
| Exercise Difficulty: (Easy, Average, Hard) | Average                                                                                                                  |
| Work Distribution: (Identify who did what) | Denislav - Designed NAND gate<br>Boyang - Designed NOR gate, reduced sizes for all gates<br>Trent - Debugging and Report |
| Any Other Feedback:                        | Tell us how to import NMOS/PMOS from C5 library earlier                                                                  |

### Question 1 (10 pts): Inverter

Include the following

- a) Transistor level diagram
- b) Image of your layout
- c) Bounding box area (width x height)
- d) Waveform results

# <u>Transistor level diagram -</u>



**Image of layout -**



### **Bounding box area -**

#### Waveform results -



### Question 2 (10 pts): 2-input NAND

Include the following

- a) Transistor level diagram
- b) Image of your layout
- c) Bounding box area (width x height)
- d) Waveform results

# <u>Transistor level diagram -</u>



#### **Image of layout -**



#### Bounding box area -

#### Waveform results -



### Question 3 (10 pts): 2-input NOR

Include the following

- a) Transistor level diagram
- b) Image of your layout
- c) Bounding box area (width x height)
- d) Waveform results

# <u>Transistor level diagram -</u>



**Image of layout -**



#### **Bounding box area -**

8 \* 8.6 = 68.8

#### Waveform results -

